

# **Cost-Effective 8 to 48 Pins Microcontroller Product Brief**

#### **Description**

PIC16(L)F153XX microcontrollers feature Intelligent Analog, Core Independent Peripherals (CIPs) and communication peripherals combined with eXtreme Low-Power (XLP) for a wide range of general purpose and low-power applications. The family features PWMs, multiple communication, temperature sensor and memory features like Memory Access Partition (MAP) and Device Information Area (DIA). The products are offered in a broad range of pin counts from 8 to 48 pins, to support customers in various applications.

#### **Core Features**

- · C Compiler Optimized RISC Architecture
- Only 49 Instructions
- · Operating Speed:
- DC 32 MHz clock input
- 125 ns minimum instruction cycle
- · Interrupt Capability
- · 16-Level Deep Hardware Stack
- · Timers:
  - 8-bit (TMR2) with Hardware Limit Timer (HLT) Extension
  - 16-bit (TMR0/1)
- · Low-Current Power-on Reset (POR)
- Configurable Power-up Timer (PWRTE)
- · Brown-out Reset (BOR) with Fast Recovery
- · Low-Power BOR (LPBOR) Option
- Windowed Watchdog Timer (WWDT):
  - Variable prescaler selection
  - Variable window size selection
  - All sources configurable in hardware or software
- · Programmable Code Protection

#### Memory

- · Up to 28 KB Flash Program Memory
- Up to 2 KB Data SRAM Memory
- · Direct, Indirect and Relative Addressing modes
- · Memory Access Partition (MAP):
  - Write protect
  - Customizable Partition
- · Device Information Area (DIA)

#### **Operating Characteristics**

- · Operating Voltage Range:
  - 1.8V to 3.6V (PIC16LF153XX)
  - 2.3V to 5.5V (PIC16F153XX)
- · Temperature Range:
  - Industrial: -40°C to 85°C
  - Extended: -40°C to 125°C

#### **Power-Saving Functionality**

- · Doze mode:
  - Ability to run CPU core slower than the system clock
- Idle mode:
  - Ability to halt CPU core while internal peripherals continue operating
- · Sleep mode:
  - Lowest power consumption
- · Peripheral Module Disable (PMD):
  - Ability to disable hardware module to minimize power consumption of unused peripherals

# eXtreme Low-Power (XLP) Features

- Sleep mode: 50 nA @ 1.8V, typical
- · Watchdog Timer: 500 nA @ 1.8V, typical
- · Secondary Oscillator: 500 nA @ 32 kHz
- · Operating Current:
  - 8 uA @ 32 kHz, 1.8V, typical
  - 32 uA/MHz @ 1.8V, typical

#### **Digital Peripherals**

- · Four Configurable Logic Cells (CLCs):
  - Integrated combinational and sequential logic
- · Complementary Waveform Generator (CWG):
  - Rising and Falling edge dead-band control
  - Full-bridge, half-bridge, 1-channel drive
  - Multiple signal sources
- Two Capture/Compare/PWM (CCP) modules
- · Four 10-bit PWMs
- Numerically Controlled Oscillator (NCO):
  - Generates true linear frequency control and increased frequency resolution
  - Input Clock: 0 Hz < fnco < 32 MHz
  - Resolution: fNCO/220
- · Peripheral Pin Select (PPS):
  - Enables pin mapping of digital I/O

- · Communication:
  - Up to two EUSART, RS-232, RS-485, LIN compatible
  - Up to two SPI
  - Two I<sup>2</sup>C, SMBus, PMBus™ compatible
- · Up to 44 I/O Pins
  - Individually programmable pull-ups slew rate control Interrupt-on-Change with edge-select

### **Analog Peripherals**

- Analog-to-Digital Converter (ADC):
  - 10-bit with up to 43 external channels
  - Conversion available during Sleep
- · Two Comparator:
  - Low-Power/High-Speed mode
  - Fixed Voltage Reference at (non)inverting input(s)
  - Comparator outputs externally accessible
- 5-Bit Digital-to-Analog Converter (DAC):
  - 5-bit resolution, rail-to-rail
  - Positive Reference Selection
  - Unbuffered I/O pin output
  - Internal connections to ADCs and comparators
- · Voltage Reference:
  - Fixed Voltage Reference with 1.024V, 2.048V and 4.096V output level

#### Flexible Oscillator Structure

- High-Precision Internal Oscillator:
  - Selectable frequency range up to 32 MHz
  - ±1% at calibration (nominal)
- x2/x4 PLL with Internal and External Sources
- Low-Power Internal 32 kHz Oscillator (LFINTOSC)
- External 32 kHz Crystal Oscillator (SOCS)
- · External Oscillator Block with:
  - Three crystal/resonator modes up to 20 MHz
  - Three external clock modes up to 20 MHz
  - Fail-Safe Clock Monitor
  - Allows for safe shutdown if peripherals clock stops
  - Oscillator Start-up Timer (OST)
  - Ensures stability of crystal oscillator sources

TABLE 1: PIC16(L)F153XX FAMILY TYPES

| Device      | Data Sheet Index | Program Flash Memory (KW) | Program Flash Memory (KB) | Storage Area Flash (B) | Data SRAM<br>(bytes) | I/O Pins | 10-Bit ADC | 5-Bit DAC | Comparator | 8-Bit/ (with HLT) Timer | 16-Bit Timer | Window Watchdog Timer | CCP/10-Bit PWM | CWG | NCO | CLC | Zero Cross Detect | Temperature Sensor | Memory Access Partition | Device Information Area | EUSART/ I <sup>2</sup> C/SPI | Peripheral Pin Select | Peripheral Module Disable | Debug <sup>(1)</sup> |
|-------------|------------------|---------------------------|---------------------------|------------------------|----------------------|----------|------------|-----------|------------|-------------------------|--------------|-----------------------|----------------|-----|-----|-----|-------------------|--------------------|-------------------------|-------------------------|------------------------------|-----------------------|---------------------------|----------------------|
| PIC16F15313 | (C)              | 2                         | 3.5                       | 224                    | 256                  | 6        | 5          | 1         | 1          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 1/1                          | Υ                     | Υ                         | I                    |
| PIC16F15323 | (C)              | 2                         | 3.5                       | 224                    | 256                  | 12       | 11         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 1/1                          | Υ                     | Υ                         | I                    |
| PIC16F15324 | (D)              | 4                         | 7                         | 224                    | 512                  | 12       | 11         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/1                          | Υ                     | Υ                         | I                    |
| PIC16F15325 | (B)              | 8                         | 14                        | 224                    | 1024                 | 12       | 11         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/1                          | Υ                     | Υ                         | I                    |
| PIC16F15344 | (D)              | 4                         | 7                         | 224                    | 512                  | 18       | 17         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/1                          | Υ                     | Υ                         | I                    |
| PIC16F15345 | (B)              | 8                         | 14                        | 224                    | 1024                 | 18       | 17         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/1                          | Υ                     | Υ                         | I                    |
| PIC16F15354 | (A)              | 4                         | 7                         | 224                    | 512                  | 25       | 24         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | I                    |
| PIC16F15355 | (A)              | 8                         | 14                        | 224                    | 1024                 | 25       | 24         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | I                    |
| PIC16F15356 | (E)              | 16                        | 28                        | 224                    | 2048                 | 25       | 24         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | I                    |
| PIC16F15375 | (F)              | 8                         | 14                        | 224                    | 1024                 | 36       | 35         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | Ι                    |
| PIC16F15376 | (E)              | 16                        | 28                        | 224                    | 2048                 | 36       | 35         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | I                    |
| PIC16F15385 | (F)              | 8                         | 14                        | 224                    | 1024                 | 44       | 43         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | Ι                    |
| PIC16F15386 | (E)              | 16                        | 28                        | 224                    | 2048                 | 44       | 43         | 1         | 2          | 1                       | 2            | Υ                     | 2/4            | 1   | 1   | 4   | Υ                 | Υ                  | Υ                       | Υ                       | 2/2                          | Υ                     | Υ                         | I                    |

Note 1: I - Debugging integrated on chip.

#### **Data Sheet Index:**

A: Future Release PIC16(L)F15354/5 Data Sheet, 28-Pin
B: Future Release PIC16(L)F15325/45 Data Sheet, 14/20-Pin
C: Future Release PIC16(L)F15313/23 Data Sheet, 8/14-Pin
D: Future Release PIC16(L)F15324/44 Data Sheet, 14/20-Pin
E: Future Release PIC16(L)F15356/76/86 Data Sheet, 28/40/48-Pin
F: Future Release PIC16(L)F15375/85 Data Sheet, 40/48-Pin

**Note:** For other small form-factor package availability and marking information, visit www.microchip.com/packaging or contact your local sales office.

**TABLE 2: PACKAGES** 

| Device         | (S)PDIP | soic | SSOP | TSSOP | (U)DFN<br>(3x3) | QFN<br>(4x4) | QFN<br>(6x6) | UQFN<br>(4x4) | TQFP | QFN<br>(8x8) | UQFN<br>(5x5) | UQFN<br>(6x6) |
|----------------|---------|------|------|-------|-----------------|--------------|--------------|---------------|------|--------------|---------------|---------------|
| PIC16(L)F15313 | Х       | Х    | _    | _     | Х               |              | _            | _             | _    | _            | _             | _             |
| PIC16(L)F15323 | Х       | Х    | _    | Х     | _               | Χ            | _            | Х             | _    | _            | _             | _             |
| PIC16(L)F15324 | Х       | Х    | _    | Х     | _               | Χ            | _            | Х             | _    | _            | _             | _             |
| PIC16(L)F15325 | Х       | Х    | _    | Х     | _               | Χ            | _            | Х             | _    | _            | _             | _             |
| PIC16(L)F15344 | Х       | Χ    | Х    | _     | _               | Χ            | _            | Х             | _    | _            | _             | _             |
| PIC16(L)F15345 | Х       | Χ    | Х    | _     | _               | Χ            | _            | Х             | _    | _            | _             | _             |
| PIC16(L)F15354 | Х       | Х    | Х    | _     | _               |              | Х            | Х             | _    | _            | _             | _             |
| PIC16(L)F15355 | Х       | Χ    | Х    | _     | _               | I            | Х            | Х             | _    | _            | _             | _             |
| PIC16(L)F15356 | Х       | Х    | Х    | _     | _               | _            | Х            | Х             | _    | _            | _             | _             |
| PIC16(L)F15375 | Х       | _    | _    | _     | _               |              | _            |               | Х    | Х            | Х             | _             |
| PIC16(L)F15376 | Х       |      | _    |       |                 |              |              | _             | Х    | Х            | Х             |               |
| PIC16(L)F15385 | _       | _    | _    | _     | _               | _            | _            | _             | Х    |              | _             | Х             |
| PIC16(L)F15386 | _       | _    | _    | _     |                 |              | _            |               | Х    | _            |               | Х             |

**Note:** Pin details are subject to change.

#### **PIN DIAGRAMS**





# FIGURE 2: 14-PIN PDIP, SOIC, TSSOP FOR PIC16(L)F15323



#### FIGURE 3: 14-PIN PDIP, TSSOP FOR PIC16(L)F15324 AND PIC16(L)F15325



## FIGURE 4: 20-PIN PDIP, SOIC, SSOP FOR PIC16(L)F15344, PIC16(L)F15345







## FIGURE 7: 16-PIN QFN/UQFN (4X4) FOR PIC16(L)F15323, PIC16(L)F15324, PIC16(L)F15325



## FIGURE 8: 20-PIN QFN/UQFN (4x4) FOR PIC16(L)F15344 AND PIC16(L)F15345



FIGURE 9: 28-PIN UQFN (4X4) FOR PIC16(L)F15354, PIC16(L)F15355, PIC16(L)F15356



FIGURE 10: 28-PIN QFN (6X6) FOR PIC16(L)F15354, PIC16(L)F15355, PIC16(L)F15356



FIGURE 11: 40-PIN UQFN (5X5) FOR PIC16(L)F15375, PIC16(L)F15376



FIGURE 12: 44-PIN TQFP (10X10) FOR PIC16(L)F15375, PIC16(L)F15376



FIGURE 13: 44-PIN QFN (8X8X0.9) FOR PIC16(L)F15375, PIC16(L)F15376



FIGURE 14: 48-PIN UQFN (6X6) FOR PIC16(L)F15385, PIC16(L)F15386





# **PIN ALLOCATION TABLES**

#### TABLE 3: 8-PIN ALLOCATION TABLE (PIC16(L)F15313)

| 1/0(2)             | 8-Pin PDIP/SOIC/<br>MSOP | ADC                          | Reference         | Comparator | NCO     | DAC                  | Timers                                                         | CCP                                        | PWM  | CWG                 | MSSP                                                     | ZCD  | EUSART               | CLC                   | CLKR | Interrupt                   | Pull-up | Basic                   |
|--------------------|--------------------------|------------------------------|-------------------|------------|---------|----------------------|----------------------------------------------------------------|--------------------------------------------|------|---------------------|----------------------------------------------------------|------|----------------------|-----------------------|------|-----------------------------|---------|-------------------------|
| RA0                | 7                        | ANA0                         | ı                 | C1IN0+     |         | DAC1OUT              | ı                                                              | ı                                          | ı    | _                   | 1                                                        | ı    | TX/CK <sup>(1)</sup> | CLCIN3 <sup>(1)</sup> | ı    | IOCA0                       | Υ       | ICDDAT/<br>ICSPDAT      |
| RA1                | 6                        | ANA1                         | $V_{REF^+}$       | C1IN0-     | -       | DA1 <sub>REF+</sub>  | T0CKI <sup>(1)</sup>                                           | 1                                          |      | _                   | SSP1CLK <sup>(1),(4)</sup><br>SSP1DAT <sup>(1),(4)</sup> | -    | RX/DT <sup>(1)</sup> | CLCIN2 <sup>(1)</sup> | 1    | IOCA1                       | Υ       | ICDCLK/<br>ICSPCLK      |
| RA2                | 5                        | ANA2                         | V <sub>REF-</sub> | _          | -       | DAC1 <sub>REF-</sub> | -                                                              | -                                          | _    | CWG1 <sup>(1)</sup> | SSP1CLK <sup>(1),(4)</sup><br>SSP1DAT <sup>(1),(4)</sup> | ZCD1 | _                    | _                     | -    | INT <sup>(1)</sup><br>IOCA2 | Υ       | _                       |
| RA3                | 4                        | _                            | _                 | _          | _       | -                    | _                                                              | _                                          | _    | _                   | SSP1SS <sup>(1)</sup>                                    | _    | _                    | CLCIN0 <sup>(1)</sup> | -    | IOCA3                       | Υ       | MCLR<br>V <sub>PP</sub> |
| RA4                | 3                        | ANA4                         | _                 | C1IN1-     | _       | _                    | T1G <sup>(1)</sup><br>SOSCO                                    | _                                          | _    | _                   | _                                                        | _    | _                    | _                     |      | IOCA4                       | Υ       | CLKOUT<br>OSC2          |
| RA5                | 2                        | ANA5<br>ADACT <sup>(1)</sup> | _                 | _          | I       | I                    | T1CKI <sup>(1)</sup><br>T2IN <sup>(1)</sup><br>SOSCIN<br>SOSCI | CCP1 <sup>(1)</sup><br>CCP2 <sup>(1)</sup> | _    | _                   | ı                                                        | _    | -                    | CLCIN1 <sup>(1)</sup> | 1    | IOCA5                       | Υ       | CLKIN<br>OSC1<br>EIN    |
| $V_{DD}$           | 1                        | _                            | _                 | _          | _       | _                    | _                                                              |                                            | -    | _                   |                                                          | _    |                      | _                     | _    | _                           | _       | $V_{DD}$                |
| $V_{SS}$           | 8                        | -                            |                   | _          |         | _                    |                                                                |                                            | -    | _                   | _                                                        |      | 1                    | _                     | _    |                             | _       | $V_{SS}$                |
|                    | _                        |                              | _                 | C10UT      | NCO10UT |                      | TMR0                                                           | CCP1                                       | PWM3 | CWG1A               | SDO1                                                     | _    | DT1 <sup>(3)</sup>   | CLC10UT               | CLKR | -                           |         | _                       |
| OUT <sup>(2)</sup> | _                        | _                            |                   | C2OUT      | _       | _                    | _                                                              | CCP2                                       | PWM4 | CWG1B               | SCK1                                                     | _    | CK1                  | CLC2OUT               |      | _                           | _       |                         |
|                    | _                        | _                            |                   | _          | _       | _                    | _                                                              |                                            | PWM5 | CWG1C               | SCL1 <sup>(3),(4)</sup>                                  | _    | TX1                  | CLC3OUT               |      | _                           | _       |                         |
|                    | _                        | _                            |                   | _          | _       | _                    | 1                                                              |                                            | PWM6 | CWG1D               | SDA1 <sup>(3),(4)</sup>                                  |      | -                    | CLC4OUT               |      | 1                           | _       | _                       |

This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Note 1:

- 2: All digital output signals shown in this row are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options.
- This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
- These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.

| ΓABL   | E 4:                   |                 | 14/                   | /16/       | 20-PIN /                     | ALLO              | CATIO            | N TABLE | (PIC16(L              | .)F1532                                         | 3, PIC | 16(L)F | <b>15324</b> , I    | PIC16(L)F15                                              | 5325, I | PIC16(L)F              | 15344, PI                                              | C16(L | )F1534                      | 45)     |                         |
|--------|------------------------|-----------------|-----------------------|------------|------------------------------|-------------------|------------------|---------|-----------------------|-------------------------------------------------|--------|--------|---------------------|----------------------------------------------------------|---------|------------------------|--------------------------------------------------------|-------|-----------------------------|---------|-------------------------|
| 1/O(2) | 14-Pin PDIP/SOIC/TSSOP | 16-Pin QFN/UQFN | 20-Pin PDIP/SOIC/SSOP | 20-Pin QFN | ADC                          | Reference         | Comparator       | NCO     | DAC                   | Timers                                          | CCP    | PWM    | CWG                 | MSSP                                                     | ZCD     | EUSART                 | CLC                                                    | CLKR  | Interrupt                   | Pull-up | Basic                   |
| RA0    | 13                     | 12              | 19                    | 16         | ANA0                         | -                 | C1IN0+           | _       | DAC1OUT               | _                                               | _      | _      | _                   | _                                                        | _       | _                      | 1                                                      | _     | IOCA0                       | Υ       | ICDDAT/<br>ICSPDAT      |
| RA1    | 12                     | 11              | 18                    | 15         | ANA1                         | V <sub>REF+</sub> | C1IN0-           | _       | DA1 <sub>REF+</sub>   | T0CKI <sup>(1)</sup>                            | _      | _      | _                   | _                                                        | _       | _                      | _                                                      | _     | IOCA1                       | Υ       | ICDCLK/<br>ICSPCLK      |
| RA2    | 11                     | 10              | 17                    | 14         | ANA2                         | V <sub>REF-</sub> | _                | _       | DAC1 <sub>REF</sub> - | _                                               | _      | _      | CWG1 <sup>(1)</sup> | _                                                        | ZCD1    | _                      | CLCIN0 <sup>(1),(6)</sup>                              | _     | INT <sup>(1)</sup><br>IOCA2 | Υ       | _                       |
| RA3    | 4                      | 3               | 4                     | 1          | _                            | _                 | _                | _       | _                     | _                                               | _      | _      | _                   | _                                                        | _       | _                      | _                                                      | _     | IOCA3                       | Υ       | MCLR<br>V <sub>PP</sub> |
| RA4    | 3                      | 2               | 3                     | 20         | ANA4                         | -                 | C1IN1-           | _       | _                     | T1G <sup>(1)</sup><br>SOSCO                     | _      | _      | _                   | _                                                        | _       | _                      | _                                                      | _     | IOCA4                       | Υ       | CLKOUT<br>OSC2          |
| RA5    | 2                      | 1               | 2                     | 19         | ANA5                         | _                 | _                | _       | _                     | T1CKI <sup>(1)</sup><br>T2IN<br>SOSCIN<br>SOSCI |        | _      | _                   | _                                                        | _       | _                      | CLCIN3 <sup>(1),(5)</sup>                              | _     | IOCA5                       | Υ       | CLKIN<br>OSC1<br>EIN    |
| RC0    | 10                     | 9               | 16                    | 13         | ANC0                         | _                 | C2IN0+           | _       | _                     | _                                               | _      | _      | _                   | SSP1CLK <sup>(1),(5)</sup><br>SSP1DAT <sup>(1),(5)</sup> | _       | _                      | _                                                      | _     | IOCC0                       | Υ       | _                       |
| RC1    | 9                      | 8               | 15                    | 12         | ANC1                         | _                 | C1IN1-<br>C2IN1- | _       | _                     | _                                               | _      | _      | _                   | SSP1CLK <sup>(1),(5)</sup><br>SSP1DAT <sup>(1),(5)</sup> | _       | _                      | CLCIN2 <sup>(1),(5)</sup>                              | _     | IOCC1                       | Υ       | _                       |
| RC2    | 8                      | 7               | 14                    | 11         | ANC2                         | -                 | C1IN2-<br>C2IN2- | _       | _                     | _                                               | _      | _      | _                   | _                                                        | _       | _                      | _                                                      | _     | IOCC2                       | Υ       | _                       |
| RC3    | 7                      | 6               | 7                     | 4          | ANC3                         | -                 | C1IN3-<br>C2IN3- | _       | _                     | _                                               | CCP2   | _      | _                   | SSP1SS <sup>(5)</sup>                                    | _       | _                      | CLCIN1 <sup>(1),(6)</sup><br>CLCIN0 <sup>(1),(5)</sup> | _     | IOCC3                       | Υ       | _                       |
| RC4    | 6                      | 5               | 6                     | 3          | ANC4                         | -                 | _                | -       | _                     | _                                               | -      | _      | _                   | SSP2CLK <sup>(1),(5)</sup><br>SSP2DAT <sup>(1),(5)</sup> | -       | TX1/CK1 <sup>(5)</sup> | CLCIN1 <sup>(1),(5)</sup>                              | -     | IOCC4                       | Υ       | _                       |
| RC5    | 5                      | 4               | 5                     | 2          | ANC5                         | _                 | _                | _       | _                     | _                                               | CCP1   | _      | _                   | SSP1CLK <sup>(1),(5)</sup><br>SSP1DAT <sup>(1),(5)</sup> | _       | RX1/DT1 <sup>(5)</sup> | _                                                      | _     | IOCC5                       | Υ       | _                       |
| RC6    | _                      | _               | 8                     | 5          | ANC6                         | _                 | _                | _       | _                     | _                                               | _      | _      | _                   | SSP1SS1 <sup>(6)</sup>                                   | _       | _                      | _                                                      | _     | IOCC6                       | Υ       | -                       |
| RC7    | -                      | _               | 9                     | 6          | ANC7                         | _                 | _                | _       | _                     | _                                               | _      | _      | _                   | _                                                        | _       | _                      | _                                                      | _     | IOCC7                       | Υ       | _                       |
| RB4    | -                      | _               | 13                    | 10         | ANB4<br>ADACT <sup>(1)</sup> | _                 | _                | _       | _                     | _                                               | _      | _      | _                   | SSP1CLK <sup>(1),(6)</sup><br>SSP1DAT <sup>(1),(6)</sup> | _       | _                      | CLCIN2 <sup>(1),(6)</sup>                              | _     | IOCB4                       | _       | _                       |
| RB5    | -                      | _               | 12                    | 9          | ANB5                         | -                 | _                | _       | _                     | _                                               | _      | _      | _                   | SSP2CLK <sup>(1),(6)</sup><br>SSP2DAT <sup>(1),(6)</sup> | _       | RX1/DT1 <sup>(6)</sup> | CLCIN3 <sup>(1),(6)</sup>                              | _     | IOCB5                       | _       | _                       |

14/16/20-PIN ALLOCATION TABLE (PIC16(L)F15323, PIC16(L)F15324, PIC16(L)F15325, PIC16(L)F15344, PIC16(L)F15345) TABLE 4:

| 1/0(2)             | 14-Pin PDIP/SOIC/TSSOP | 16-Pin QFN/UQFN | 20-Pin PDIP/SOIC/SSOP | 20-Pin QFN | ADC  | Reference | Comparator | NCO     | DAC | Timers | CCP  | PWM  | CWG   | MSSP                                                     | ZCD | EUSART                 | כרכ     | CLKR | Interrupt | Pull-up | Basic           |
|--------------------|------------------------|-----------------|-----------------------|------------|------|-----------|------------|---------|-----|--------|------|------|-------|----------------------------------------------------------|-----|------------------------|---------|------|-----------|---------|-----------------|
| RB6                | _                      | -               | 11                    | 8          | ANB6 | _         | _          | _       | _   | _      | _    | _    |       | SSP1CLK <sup>(1),(6)</sup><br>SSP1DAT <sup>(1),(6)</sup> | _   | _                      | _       | _    | IOCB6     | Υ       | _               |
| RB7                | _                      | _               | 10                    | 7          | ANB7 | _         | _          | _       | _   | _      | _    | _    | _     | SSP2CLK <sup>(1),(6)</sup><br>SSP2DAT <sup>(1),(6)</sup> | _   | TX1/CK1 <sup>(6)</sup> | _       | _    | IOCB7     | Υ       | _               |
| V <sub>DD</sub>    | 1                      | 16              | 1                     | 18         | _    | _         | _          | _       | _   | _      | _    | _    | _     | _                                                        | _   | _                      | _       | _    | _         | _       | V <sub>DD</sub> |
| $V_{SS}$           | 14                     | 13              | 20                    | 17         | _    | _         | _          | _       |     | _      | _    | _    | _     |                                                          | _   | _                      | -       | _    | _         | _       | $V_{SS}$        |
|                    | _                      | -               | -                     | _          | 1    | _         | C1OUT      | NCO10UT | ı   | TMR0   | CCP1 | PWM3 | CWG1A | SDO1<br>SDO2                                             | 1   | DT1 <sup>(3)</sup>     | CLC1OUT | CLKR |           | _       |                 |
| OUT <sup>(2)</sup> | _                      | -               |                       |            | _    | _         | C2OUT      | -       | _   | _      | CCP2 | PWM4 | CWG1B | SCK1<br>SCK2                                             | _   | CK1                    | CLC2OUT |      | _         | _       | _               |
| 0014-7             | _                      | _               | _                     | _          | _    | _         | _          | _       | _   | _      | _    | PWM5 | CWG1C | SCL1 <sup>(3),(4)</sup><br>SCL2 <sup>(3),(4)</sup>       | _   | TX1                    | CLC3OUT | _    | _         | _       | _               |
|                    | _                      | _               | _                     | _          | _    | _         | _          | _       | _   | _      | _    | PWM6 | CWG1D | SDA1 <sup>(3),(4)</sup><br>SDA2 <sup>(3),(4)</sup>       | _   | _                      | CLC4OUT | _    | _         | _       | _               |

- Note 1: This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.
  - All digital output signals shown in this row are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options. 2:
  - This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers. 3:
  - These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.
  - For 14 and 16-pin package only. 5:
  - For 20-pin package only.

RC4

15 12

ANC4

IOCC4

Υ

|                    | Δ.                    |               |                              |           |                  |     |          |                     |                     |     |                     |                                                  |      |                           |                       |      |                             |         |                   |
|--------------------|-----------------------|---------------|------------------------------|-----------|------------------|-----|----------|---------------------|---------------------|-----|---------------------|--------------------------------------------------|------|---------------------------|-----------------------|------|-----------------------------|---------|-------------------|
| I/O <sup>(2)</sup> | 28-Pin PDIP/SOIC/SSOP | 28-Pin (U)QFN | ADC                          | Reference | Comparator       | NCO | DAC      | Timers              | CCP                 | PWM | CWG                 | MSSP                                             | ZCD  | EUSART                    | CLC                   | CLKR | Interrupt                   | Pull—up | Basic             |
| RA0                | 2                     | 27            | ANA0                         | _         | C1IN0-<br>C2IN0- | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | _                         | CLCIN0 <sup>(1)</sup> | _    | IOCA0                       | Υ       | _                 |
| RA1                | 3                     | 28            | ANA1                         | _         | C1IN1-<br>C2IN1- | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | _                         | CLCIN1 <sup>(1)</sup> | _    | IOCA1                       | Υ       | _                 |
| RA2                | 4                     | 1             | ANA2                         | _         | C1IN0+<br>C2IN0+ | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA2                       | Υ       | _                 |
| RA3                | 5                     | 2             | ANA3                         | VREF+     | C1IN1+           | _   | DACREF+  | _                   | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA3                       | Υ       | _                 |
| RA4                | 6                     | 3             | ANA4                         | _         | _                | _   | _        | T0CKI               | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA4                       | Υ       | _                 |
| RA5                | 7                     | 4             | ANA5                         | _         | _                | _   | _        | T1G <sup>(1)</sup>  | _                   | _   | _                   | SSP1SS <sup>(1)</sup>                            | _    | _                         | _                     | _    | IOCA5                       | Υ       | _                 |
| RA6                | 10                    | 7             | ANA6                         | _         | _                | _   | _        | _                   | _                   | -   | _                   | _                                                | _    | _                         | _                     | _    | IOCA6                       | Υ       | CLKOUT            |
| RA7                | 9                     | 6             | ANA7                         | _         | _                | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA7                       | Υ       | CLKIN             |
| RB0                | 21                    | 18            | ANB0                         | _         | C2IN1+           | _   | _        | _                   | _                   | _   | CWG1 <sup>(1)</sup> | SSP2SS <sup>(1)</sup>                            | ZCD1 | _                         | _                     | _    | INT <sup>(1)</sup><br>IOCB0 | Υ       | _                 |
| RB1                | 22                    | 19            | ANB1                         | _         | C1IN3-<br>C2IN3- | _   | _        | _                   | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCB1                       | Υ       | _                 |
| RB2                | 23                    | 20            | ANB2                         | _         | _                | _   | _        | _                   | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCB2                       | Υ       | _                 |
| RB3                | 24                    | 21            | ANB3                         | _         | C1IN2-<br>C2IN2- | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCB3                       | Υ       | _                 |
| RB4                | 25                    | 22            | ANB4<br>ADACT <sup>(1)</sup> | _         | _                | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCB4                       | Υ       | _                 |
| RB5                | 26                    | 23            | ANB5                         | _         | _                | _   | _        | _                   | _                   | -   | _                   | _                                                | _    | _                         | _                     | _    | IOCB5                       | Υ       | _                 |
| RB6                | 27                    | 24            | ANB6                         | _         | _                | _   | _        | _                   | _                   | _   | _                   | _                                                | _    | TX2<br>CK2 <sup>(1)</sup> | CLCIN2 <sup>(1)</sup> | _    | IOCB6                       | Υ       | ICDCLK<br>ICSPCLK |
| RB7                | 28                    | 25            | ANB7                         | _         | _                | _   | DAC1OUT2 | _                   | _                   | _   | _                   | _                                                | _    | RX2<br>DT2 <sup>(1)</sup> | CLCIN3 <sup>(1)</sup> | _    | IOCB7                       | Υ       | ICDDAT<br>ICSPDAT |
| RC0                | 11                    | 8             | ANC0                         | _         | _                | _   | _        | SOSCO<br>T1CKI      | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCC0                       | Υ       | _                 |
| RC1                | 12                    | 9             | ANC1                         | _         | _                | _   | _        | SOSCI               | CCP2 <sup>(1)</sup> | -   | _                   | _                                                | _    | _                         | _                     | _    | IOCC1                       | Υ       | _                 |
| RC2                | 13                    | 10            | ANC2                         | _         | _                |     | _        |                     | CCP1 <sup>(1)</sup> | 1   |                     | _                                                |      |                           |                       |      | IOCC2                       | Υ       |                   |
| RC3                | 14                    | 11            | ANC3                         | _         | _                | _   | _        | T2IN <sup>(1)</sup> | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCC3                       | Υ       | _                 |
|                    |                       |               |                              |           |                  |     |          |                     |                     |     |                     |                                                  |      |                           |                       |      |                             |         |                   |

SSP1CLK<sup>(1)</sup> SSP1DAT<sup>(1)</sup>

TABLE 5: 28-PIN ALLOCATION TABLE (PIC16(L)F15354, PIC16(L)F15355, PIC16(L)F15356) (CONTINUED)

| I/O <sup>(2)</sup> | 28-Pin PDIP/SOIC/SSOP | 28-Pin (U)QFN | ADC  | Reference | Comparator | NCO     | DAC | Timers | dOO  | PWM  | CWG            | MSSP                   | ZCD | EUSART                    | כרכ     | CLKR | Interrupt | Pull—up | Basic                   |
|--------------------|-----------------------|---------------|------|-----------|------------|---------|-----|--------|------|------|----------------|------------------------|-----|---------------------------|---------|------|-----------|---------|-------------------------|
| RC5                | 16                    | 13            | ANC5 | _         | _          | _       |     | _      |      | _    | _              | _                      | _   | _                         | _       | _    | IOCC5     | Υ       |                         |
| RC6                | 17                    | 14            | ANC6 | _         | _          | _       | -   | _      | -    | _    | _              | _                      | _   | TX1<br>CK1 <sup>(1)</sup> | _       | _    | IOCC6     | Υ       | -                       |
| RC7                | 18                    | 15            | ANC7 | _         | _          | _       | _   | _      | _    | _    | _              | _                      | _   | RX1<br>DT1 <sup>(1)</sup> | _       | _    | IOCC7     | Υ       | _                       |
| RE3                | 1                     | 26            | ANE3 | _         | _          | _       | _   | _      | _    | _    | _              | _                      | _   | _                         | _       | _    | IOCE3     | Υ       | MCLR<br>V <sub>PP</sub> |
| VDD                | 20                    | 17            | _    | _         | _          | _       | _   | _      | _    | _    | _              | _                      | _   | _                         | _       | _    | _         | _       | VDD                     |
| Vss                | 8                     | 16            | _    | _         | _          | _       | -   | _      | _    | _    | _              | _                      | _   | _                         | _       | _    | _         | _       | Vss                     |
| Vss                | 19                    | 5             | _    | _         | _          | _       | _   | _      | _    | _    | _              | _                      | _   | _                         | _       | _    | _         | —       | Vss                     |
| VSEL0              | 19                    | 17            | _    | _         | _          | _       | _   | _      | _    | _    | _              | _                      | _   | _                         | _       | _    | _         | —       | _                       |
|                    | 1                     | _             | 1    | _         | C1OUT      | NCO10UT |     | TMR0   | CCP1 | PWM3 | CWG1A<br>CWG2A | SDO                    | _   | DT <sup>(3)</sup>         | CLC1OUT | CLKR | _         |         | _                       |
| OUT <sup>(2)</sup> | -                     | _             | _    | _         | C2OUT      | _       | _   | _      | CCP2 | PWM4 | CWG1B<br>CWG2B | SCK                    | _   | CK                        | CLC2OUT | _    | _         | _       | _                       |
| 0010-7             | _                     | _             | _    | _         | _          | _       | _   | _      | _    | PWM5 | CWG1C<br>CWG2C | SCL <sup>(3),(4)</sup> | _   | TX                        | CLC3OUT | _    | _         | _       | _                       |
|                    | _                     | _             | _    | _         | _          | _       | _   | _      | _    | PWM6 | CWG1D<br>CWG2D | SDA <sup>(3),(4)</sup> | _   | _                         | CLC4OUT | _    | _         | -       | _                       |

Note 1: This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.

<sup>2:</sup> All digital output signals shown in this row are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options.

<sup>3:</sup> This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

<sup>4:</sup> These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.

| PI         |
|------------|
| C1         |
| 16(        |
| <b>(L)</b> |
| F1         |
| 53         |
| X          |
|            |

| TABLE 6: | 40/44-PIN ALLOCATION TABLE (PIC16(L)F15375, PIC16(L)F15376)           |
|----------|-----------------------------------------------------------------------|
| IADEL V. | 70/77-1 114 ALLOCATION TABLE (1 10 10(L)1 100/10, 1 10 10(L)1 100/10) |

| 1/0(2) | 40-Pin PDIP | 40-Pin UQFN | 44-Pin QFN | 44-Pin TQFP | ADC                          | Reference | Comparator       | NCO | DAC      | Timers                        | ССР                 | PWM | CWG                 | MSSP                                             | goz  | EUSART                    | CLC                   | CLKR | Interrupt                   | Pull-up | Basic             |
|--------|-------------|-------------|------------|-------------|------------------------------|-----------|------------------|-----|----------|-------------------------------|---------------------|-----|---------------------|--------------------------------------------------|------|---------------------------|-----------------------|------|-----------------------------|---------|-------------------|
| RA0    | 2           | 17          | 19         | 19          | ANA0                         | 1         | C1IN0-<br>C2IN0- | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | CLCIN0 <sup>(1)</sup> | _    | IOCA0                       | Υ       | _                 |
| RA1    | 3           | 18          | 20         | 20          | ANA1                         |           | C1IN1-<br>C2IN1- | _   | _        | _                             |                     |     | _                   | _                                                | _    | _                         | CLCIN1 <sup>(1)</sup> | _    | IOCA1                       | Y       | _                 |
| RA2    | 4           | 19          | 21         | 21          | ANA2                         | 1         | C1IN0+<br>C2IN0+ | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA2                       | Y       | _                 |
| RA3    | 5           | 20          | 22         | 22          | ANA3                         | VREF+     | C1IN1+           | _   | DACREF+  | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA3                       | Υ       | _                 |
| RA4    | 6           | 21          | 23         | 23          | ANA4                         | _         | _                | _   | _        | T0CKI <sup>(1)</sup>          | _                   | 1   | _                   | _                                                | _    | _                         | _                     | _    | IOCA4                       | Υ       | _                 |
| RA5    | 7           | 22          | 24         | 24          | ANA5                         | 1         |                  | _   | _        | T1G <sup>(1)</sup>            | _                   |     | _                   | SSP1SS <sup>(1)</sup>                            | _    | _                         | _                     | _    | IOCA5                       | Υ       | _                 |
| RA6    | 14          | 29          | 33         | 31          | ANA6                         | -         |                  | _   | _        | _                             | _                   |     | _                   | _                                                | _    | _                         | _                     | _    | IOCA6                       | Υ       | CLKOUT            |
| RA7    | 13          | 28          | 32         | 30          | ANA7                         | 1         |                  | _   | _        | _                             | _                   |     | _                   | _                                                | _    | _                         | _                     | _    | IOCA7                       | Υ       | CLKIN             |
| RB0    | 33          | 8           | 9          | 8           | ANB0                         | 1         | C2IN1+           | _   | _        | _                             |                     |     | CWG1 <sup>(1)</sup> | SSP2SS <sup>(1)</sup>                            | ZCD1 | _                         | _                     | _    | INT <sup>(1)</sup><br>IOCB0 | Y       | _                 |
| RB1    | 34          | 9           | 10         | 9           | ANB1                         |           | C1IN3-<br>C2IN3- | _   | _        | _                             | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCB1                       | Υ       | _                 |
| RB2    | 34          | 10          | 11         | 10          | ANB2                         | 1         | _                | _   | _        | _                             | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCB2                       | Y       | _                 |
| RB3    | 36          | 11          | 12         | 11          | ANB3                         | 1         | C1IN2-<br>C2IN2- | _   | _        | _                             | _                   | 1   | _                   | _                                                |      | _                         | _                     | _    | IOCB3                       | Y       | _                 |
| RB4    | 37          | 12          | 14         | 14          | ANB4<br>ADACT <sup>(1)</sup> | 1         | ı                |     |          | _                             |                     | ı   | _                   | _                                                | 1    | _                         | _                     | _    | IOCB4                       | Y       | _                 |
| RB5    | 38          | 13          | 15         | 15          | ANB5                         | 1         |                  | _   | _        | _                             | _                   |     | _                   | _                                                | _    | _                         | _                     | _    | IOCB5                       | Υ       | _                 |
| RB6    | 39          | 14          | 16         | 16          | ANB6                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | TX2<br>CK2 <sup>(1)</sup> | CLCIN2 <sup>(1)</sup> | _    | IOCB6                       | Y       | ICDCLK<br>ICSPCLK |
| RB7    | 40          | 15          | 17         | 17          | ANB7                         | 1         | _                | _   | DAC1OUT2 | _                             | _                   | _   | _                   | _                                                | _    | RX2<br>DT2 <sup>(1)</sup> | CLCIN3 <sup>(1)</sup> | _    | IOCB7                       | Υ       | ICDDAT<br>ICSPDAT |
| RC0    | 15          | 30          | 34         | 32          | ANC0                         |           | _                | _   | _        | SOSCO<br>T1CKI <sup>(1)</sup> | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCC0                       | Y       | _                 |
| RC1    | 16          | 31          | 35         | 35          | ANC1                         | _         | _                | _   | _        | SOSCI                         | CCP2 <sup>(1)</sup> | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCC1                       | Υ       | _                 |
| RC2    | 17          | 32          | 36         | 36          | ANC2                         | -         | _                | _   |          |                               | CCP1 <sup>(1)</sup> | _   | _                   |                                                  | _    | _                         | _                     | _    | IOCC2                       | Υ       | _                 |
| RC3    | 18          | 33          | 37         | 37          | ANC3                         |           | _                | _   | _        | T2IN <sup>(1)</sup>           | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCC3                       | Y       | _                 |
| RC4    | 23          | 38          | 42         | 42          | ANC4                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCC4                       | Υ       | _                 |

TABLE 6: 40/44-PIN ALLOCATION TABLE (PIC16(L)F15375, PIC16(L)F15376) (CONTINUED)

| 1/0(2) | 40-Pin PDIP | 40-Pin UQFN | 44-Pin QFN | 44-Pin TQFP | ADC  | Reference | Comparator | NCO | DAC | Timers | CCP | PWM | CWG | MSSP                                             | CCD | EUSART                    | CLC | CLKR | Interrupt | Pull-up | Basic                   |
|--------|-------------|-------------|------------|-------------|------|-----------|------------|-----|-----|--------|-----|-----|-----|--------------------------------------------------|-----|---------------------------|-----|------|-----------|---------|-------------------------|
| RC5    | 24          | 39          | 43         | 43          | ANC5 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | IOCC5     | Υ       | _                       |
| RC6    | 25          | 40          | 44         | 44          | ANC6 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                |     | TX1<br>CK1 <sup>(1)</sup> | _   | _    | IOCC6     | Υ       | _                       |
| RC7    | 26          | 1           | 1          | 1           | ANC7 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | RX1<br>DT1 <sup>(1)</sup> | _   | _    | IOCC7     | Υ       | _                       |
| RD0    | 19          | 34          | 38         | 38          | AND0 | _         | _          | _   | _   | _      | _   | _   | _   | SSP2CLK <sup>(1)</sup><br>SSP2DAT <sup>(1)</sup> | _   | _                         | _   | _    | _         | _       | _                       |
| RD1    | 20          | 35          | 39         | 39          | AND1 | _         | _          | _   | _   | _      | _   | _   | _   | SSP2CLK <sup>(1)</sup><br>SSP2DAT <sup>(1)</sup> | _   | _                         | _   | _    | _         | _       | _                       |
| RD2    | 21          | 36          | 40         | 40          | AND2 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RD3    | 22          | 37          | 41         | 41          | AND3 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RD4    | 27          | 2           | 2          | 2           | AND4 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RD5    | 28          | 3           | 3          | 3           | AND5 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RD6    | 29          | 4           | 4          | 4           | AND6 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RD7    | 30          | 5           | 5          | 5           | AND7 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RE0    | 8           | 23          | 25         | 25          | ANE0 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RE1    | 9           | 24          | 26         | 26          | ANE1 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RE2    | 10          | 25          | 27         | 27          | ANE2 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |
| RE3    | 1           | 16          | 18         | 18          | ANE3 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                |     | _                         | _   | _    | IOCE3     | Υ       | MCLR<br>V <sub>PP</sub> |
| VDD    | 11          | 26          | 7          | 7           | _    | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | VDD                     |
| VDD    | 32          | 7           | 28         | 28          | _    | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | VDD                     |
| Vss    | 1           | 27          | 6          | 6           | _    | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | Vss                     |
| Vss    | 31          | 6           | 30         | 29          | _    |           | _          | _   | _   | _      | _   | _   | _   | _                                                |     | _                         | _   | _    | _         | _       | Vss                     |
| VSEL0  | 31          | 6           | 6          | 6           | _    | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | _       | _                       |

TABLE 6: 40/44-PIN ALLOCATION TABLE (PIC16(L)F15375, PIC16(L)F15376) (CONTINUED)

| I/O <sup>(2)</sup> | 40-Pin PDIP | 40-Pin UQFN | 44-Pin QFN | 44-Pin TQFP | ADC | Reference | Comparator | NCO     | DAC | Timers | CCP  | PWM  | SWO            | MSSP                                               | ZCD | EUSART            | CLC     | CLKR | Interrupt | Pull-up | Basic |
|--------------------|-------------|-------------|------------|-------------|-----|-----------|------------|---------|-----|--------|------|------|----------------|----------------------------------------------------|-----|-------------------|---------|------|-----------|---------|-------|
|                    | _           | _           | _          | _           | _   | _         | C1OUT      | NCO10UT | _   | TMR0   | CCP1 | PWM3 | CWG1A<br>CWG2A | SDO1<br>SDO2                                       | _   | DT <sup>(3)</sup> | CLC10UT | CLKR | _         | _       | _     |
| OUT <sup>(2)</sup> | _           | _           |            |             | _   | 1         | C2OUT      |         | 1   |        | CCP2 | PWM4 | CWG1B<br>CWG2B | SCK1<br>SCK2                                       |     | CK1<br>CK2        | CLC2OUT | _    | _         | _       | _     |
| 0014               | _           | _           | _          | _           | _   |           | _          | _       | _   | _      | _    | PWM5 | CWG1C<br>CWG2C | SCK1 <sup>(3),(4)</sup><br>SCL2 <sup>(3),(4)</sup> | _   | TX1<br>TX2        | CLC3OUT | _    | _         | _       | _     |
|                    | _           | _           | _          | _           | _   |           | _          | _       | _   | _      | _    |      | CWG1D<br>CWG2D | SDA1 <sup>(3),(4)</sup><br>SDA2 <sup>(3),(4)</sup> | _   | _                 | CLC4OUT | _    | _         | _       | _     |

Note 1: This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.

<sup>2:</sup> All digital output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options.

<sup>3:</sup> This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

<sup>4:</sup> These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.

**TABLE 7:** 48-PIN ALLOCATION TABLE (PIC16(L)F15385, PIC16(L)F15386)

| 1/O(2) | 48-Pin UQFN/TQFP | ADC                          | Reference | Comparator       | NCO | DAC      | Timers                        | CCP                 | PWM | CWG                 | MSSP                                             | ZCD  | EUSART                    | CLC                   | CLKR | Interrupt                   | Pull-up | Basic             |
|--------|------------------|------------------------------|-----------|------------------|-----|----------|-------------------------------|---------------------|-----|---------------------|--------------------------------------------------|------|---------------------------|-----------------------|------|-----------------------------|---------|-------------------|
| RA0    | 21               | ANA0                         | _         | C1IN0-<br>C2IN0- | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | CLCIN0 <sup>(1)</sup> | _    | IOCA0                       | Υ       | _                 |
| RA1    | 22               | ANA1                         | _         | C1IN1-<br>C2IN1- | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | CLCIN1 <sup>(1)</sup> | _    | IOCA1                       | Υ       | _                 |
| RA2    | 23               | ANA2                         | _         | C1IN0+<br>C2IN0+ | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA2                       | Υ       | _                 |
| RA3    | 24               | ANA3                         | VREF+     | C1IN1+           | _   | DACREF+  | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA3                       | Υ       | _                 |
| RA4    | 25               | ANA4                         | _         | C1IN1-           | _   | _        | T0CKI <sup>(1)</sup>          | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA4                       | Υ       | _                 |
| RA5    | 26               | ANA5<br>ADACT                | _         | _                | _   | _        | T1G <sup>(1)</sup>            | _                   | _   | _                   | SSP1SS <sup>(1)</sup>                            | _    | _                         | _                     | _    | IOCA5                       | Υ       | _                 |
| RA6    | 33               | ANA6                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA6                       | Υ       | CLKOUT            |
| RA7    | 32               | ANA7                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCA7                       | Υ       | CLKIN             |
| RB0    | 8                | ANB0                         | _         | C2IN1+           | _   | _        | _                             | _                   | _   | CWG1 <sup>(1)</sup> | SSP2SS <sup>(1)</sup>                            | ZCD1 | _                         | _                     | _    | INT <sup>(1)</sup><br>IOCB0 | Υ       | _                 |
| RB1    | 9                | ANB1                         | _         | C1IN3-<br>C2IN3- | _   | _        | _                             | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCB1                       | Υ       | _                 |
| RB2    | 10               | ANB2                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCB2                       | Υ       | _                 |
| RB3    | 11               | ANB3                         | _         | C1IN3-<br>C2IN3- | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCB3                       | Υ       | _                 |
| RB4    | 16               | ANB4<br>ADACT <sup>(1)</sup> | _         | _                | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCB4                       | Υ       | _                 |
| RB5    | 17               | ANB5                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCB5                       | Υ       | _                 |
| RB6    | 18               | ANB6                         | _         | _                | _   | _        | _                             | _                   | _   | _                   | _                                                | _    | TX2<br>CK2 <sup>(1)</sup> | CLCIN2 <sup>(1)</sup> | _    | IOCB6                       | Υ       | ICDCLK<br>ICSPCLK |
| RB7    | 19               | ANB7                         | _         | _                | _   | DAC1OUT2 | _                             | _                   | _   | _                   | _                                                | _    | RX2<br>DT2 <sup>(1)</sup> | CLCIN3 <sup>(1)</sup> | _    | IOCB7                       | Υ       | ICDDAT<br>ICSPDAT |
| RC0    | 34               | ANC0                         | _         | _                | _   | _        | SOSCO<br>T1CKI <sup>(1)</sup> | _                   | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCC0                       | Υ       | _                 |
| RC1    | 35               | ANC1                         | _         | _                | _   | _        | SOSCI                         | CCP2 <sup>(1)</sup> | _   | _                   | _                                                | _    | _                         | _                     | _    | IOCC1                       | Υ       | _                 |
| RC2    | 40               | ANC2                         | _         |                  | _   | _        |                               | CCP1 <sup>(1)</sup> |     |                     | _                                                |      | _                         | _                     | _    | IOCC2                       | Υ       | _                 |
| RC3    | 41               | ANC3                         | _         | _                | _   | _        | T2IN <sup>(1)</sup>           | _                   | _   | _                   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _    | _                         | _                     | _    | IOCC3                       | Υ       | _                 |

| TABL               | BLE 7: 48-PIN ALLOCATION TABLE (PIC16(L)F15385, PIC16(L)F15386) (CONTINUED) |      |           |            |     |     |        |     |     |     |                                                  |     |                           |     |      |           |         |                         |
|--------------------|-----------------------------------------------------------------------------|------|-----------|------------|-----|-----|--------|-----|-----|-----|--------------------------------------------------|-----|---------------------------|-----|------|-----------|---------|-------------------------|
| I/O <sup>(2)</sup> | 48-Pin UQFN/TQFP                                                            | ADC  | Reference | Comparator | NCO | DAC | Timers | CCP | PWM | эмэ | MSSP                                             | ZCD | EUSART                    | CLC | CLKR | Interrupt | Pull-up | Basic                   |
| RC4                | 46                                                                          | ANC4 | _         | _          | _   | _   | _      | _   | _   | _   | SSP1CLK <sup>(1)</sup><br>SSP1DAT <sup>(1)</sup> | _   | _                         | _   | _    | IOCC4     | Υ       | _                       |
| RC5                | 47                                                                          | ANC5 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | IOCC5     | Υ       | _                       |
| RC6                | 48                                                                          | ANC6 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | TX1<br>CK1 <sup>(1)</sup> | _   | _    | IOCC6     | Υ       |                         |
| RC7                | 1                                                                           | ANC7 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | RX1<br>DT1 <sup>(1)</sup> | _   | _    | IOCC7     | Υ       | _                       |
| RD0                | 42                                                                          | AND0 | _         | _          | _   | _   | _      | _   | _   | _   | SSP2CLK <sup>(1)</sup><br>SSP2DAT <sup>(1)</sup> | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD1                | 43                                                                          | AND1 | _         | _          | _   | _   | _      | _   | _   | _   | SSP2CLK <sup>(1)</sup><br>SSP2DAT <sup>(1)</sup> | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD2                | 44                                                                          | AND2 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD3                | 45                                                                          | AND3 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD4                | 2                                                                           | AND4 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD5                | 3                                                                           | AND5 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD6                | 4                                                                           | AND6 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RD7                | 5                                                                           | AND7 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RE0                | 27                                                                          | ANE0 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RE1                | 28                                                                          | ANE1 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RE2                | 29                                                                          | ANE2 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RE3                | 20                                                                          | ANE3 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | IOCE3     | Υ       | MCLR<br>V <sub>PP</sub> |
| RF0                | 36                                                                          | ANF0 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF1                | 37                                                                          | ANF1 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF2                | 38                                                                          | ANF2 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF3                | 39                                                                          | ANF3 | _         | _          | _   | _   | _      | _   | -   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF4                | 12                                                                          | ANF4 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF5                | 13                                                                          | ANF5 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF6                | 14                                                                          | ANF6 | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| RF7                | 15                                                                          | ANF7 | _         | _          | _   | _   | _      | _   |     | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | _                       |
| VDD                | 30                                                                          | _    | _         | _          | _   | _   | _      | _   | _   | _   | _                                                | _   | _                         | _   | _    | _         | Υ       | VDD                     |
| VDD                | 7                                                                           | _    | <u> </u>  | _          | _   | _   | _      | _   | -   | _   | -                                                | _   | _                         | _   | _    | _         | -       | VDD                     |

TABLE 7: 48-PIN ALLOCATION TABLE (PIC16(L)F15385, PIC16(L)F15386) (CONTINUED)

| I/O( <sup>2</sup> ) | 48-Pin UQFN/TQFP | ADC | Reference | Comparator | NCO     | DAC | Timers | CCP  | PWM  | CWG            | MSSP                                               | ZCD | EUSART            | CLC     | CLKR | Interrupt | Pull-up | Basic |
|---------------------|------------------|-----|-----------|------------|---------|-----|--------|------|------|----------------|----------------------------------------------------|-----|-------------------|---------|------|-----------|---------|-------|
| Vss                 | 6                | _   | _         | _          | _       | _   | _      | _    | _    | _              | _                                                  | _   | _                 | _       | _    |           | _       | Vss   |
| Vss                 | 31               | _   | _         | _          | _       | _   | _      | _    | _    | _              | _                                                  | _   | _                 | _       | _    | l         | _       | Vss   |
| VSEL0               | -                | _   | _         | _          | _       | _   | _      | _    | _    | _              | _                                                  | _   | _                 | _       | _    | _         | _       | _     |
|                     | -                | ı   | _         | C1OUT      | NCO1OUT | _   | TMR0   | CCP1 | PWM3 | CWG1A<br>CWG2A | SDO1<br>SDO2                                       | ı   | DT <sup>(3)</sup> | CLC1OUT | CLKR | 1         |         | _     |
| OUT <sup>(2)</sup>  | 1                |     | _         | C2OUT      | _       | _   |        | CCP2 | PWM4 | CWG1B<br>CWG2B | SCK1<br>SCK2                                       |     | CK1<br>CK2        | CLC2OUT |      |           |         | _     |
| 00107               | -                |     | _         | _          | _       | _   | ı      | _    | PWM5 | CWG1C<br>CWG2C | SCK1 <sup>(3),(4)</sup><br>SCL2 <sup>(3),(4)</sup> | ı   | TX1<br>TX2        | CLC3OUT |      |           |         | _     |
|                     | -                |     | _         | _          | _       | _   |        | _    | PWM6 | CWG1D<br>CWG2D | SDA1 <sup>(3),(4)</sup><br>SDA2 <sup>(3),(4)</sup> |     | _                 | CLC4OUT |      | _         | _       | _     |

Note 1: This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.

<sup>2:</sup> All digital output signals shown in this row are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options.

<sup>3:</sup> This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

<sup>4:</sup> These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, ETHERSYNCH, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and QUIET-WIRE are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, RightTouch logo, REAL ICE, Ripple Blocker, Serial Quad I/O, SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2016, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0407-1



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com
Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor

Tower 6, The Gateway Harbour City, Kowloon

Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355

Fax: 86-532-8502-7205 China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138

Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870

Fax: 65-6334-8850 Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Fax: 45-4485-2829

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15